

# Programmable High-Frequency Crystal Oscillator with Spread Spectrum (SSXO)

#### **Features**

- Crystal Oscillator with Spread Spectrum Clock (SSC)
- · Wide operating output (SSCLK) frequency range
- 10-166 MHz
- Programmable spread spectrum with nominal 31.5 kHz modulation frequency
- Center spread: ±0.25% to ±2.0%
- Down spread: -0.5% to -4.0%
- Integrated phase-locked loop (PLL)
- · Low cycle-to-cycle Jitter
- 3.3V operation
- Output Enable function
- Package available in 4-Lead Plastic JE SMD

#### **Benefits**

- Provides wide range of spread percentages for maximum electromagnetic interference (EMI) reduction, to meet regulatory agency electromagnetic compliance (EMC) requirements. Reduces development and manufacturing costs and time-to-market.
- Eliminates the need for external crystal oscillator.
- · Internal PLL to generate up to 166 MHz output.
- Suitable for most PC, consumer, and networking applications.
- Application compatibility in standard and low-power systems.
- In-house programming of samples and prototype quantities is available using the CY3672 programming kit and CY3613 socket adapter. Production quantities are available through Cypress's value-added distribution partners or by using third-party programmers from BP Microsystems, HiLo Systems, and others.





#### Pin Definition

| Pin | Name  | Description                                                  |
|-----|-------|--------------------------------------------------------------|
| 1   | OE    | Output Enable pin: Active HIGH. If OE = 1, SSCLK is enabled. |
| 2   | VSS   | Power supply ground.                                         |
| 3   | SSCLK | Spread spectrum clock output.                                |
| 4   | VDD   | 3.3V power supply.                                           |

#### **Functional Description**

The CY25701 is a Spread Spectrum Crystal Oscillator (SSXO) IC used for the purpose of reducing EMI found in today's high-speed digital electronic systems.

The device uses a Cypress proprietary PLL and Spread Spectrum Clock (SSC) technology to synthesize and modulate the frequency of the embedded input crystal. By frequency modulating the clock, the measured EMI at the fundamental and harmonic frequencies are greatly reduced. This reduction in radiated energy can significantly reduce the cost of complying with regulatory agency (EMC) requirements and improve time-to-market without degrading system performance.

The CY25701 uses a programmable configuration memory array to synthesize output frequency and spread%.

The spread% is programmed to either center spread or down spread with various spread percentages. The range for center spread is from  $\pm 0.25\%$  to  $\pm 2.00\%$ . The range for down spread is from -0.5% to -4.0%. Contact the factory for smaller or larger spread% amounts if required. Refer to *Table 2* for spread selection values.

The frequency modulated SSCLK output can be programmed from 10–166 MHz.

The CY25701 is available in a 4-pin plastic SMD package with operating temperature range of –20 to 70°C.

**Table 1. Programming Data Requirement** 

| Pin Function  | Output Frequency | Spread Percent Code | Frequency Modulation |
|---------------|------------------|---------------------|----------------------|
| Pin Name      | SSCLK            | SSCLK               | SSCLK                |
| Pin#          | 3                | 3                   | 3                    |
| Units         | MHz              | %                   | kHz                  |
| Program Value | ENTER DATA       | ENTER DATA          | 31.5                 |

**Table 2. Spread Percent Selection** 

| Center Spread | Code       | Α      | В     | С      | D     | E     | F     |
|---------------|------------|--------|-------|--------|-------|-------|-------|
|               | Percentage | ±0.25% | ±0.5% | ±0.75% | ±1.0% | ±1.5% | ±2.0% |
| Down Spread   | Code       | G      | Н     | J      | K     | L     | M     |
|               | Percentage | -0.5%  | -1.0% | -1.5%  | -2.0% | -3.0% | -4.0% |

#### **Programming Description**

#### Field/Factory-Programmable CY25701

Field/Factory programming is available for samples and manufacturing by Cypress and its distributors. All requests must be submitted to the local Cypress Field Application Engineer (FAE) or sales representative. Once the request has been processed, you will receive a new part number, samples, and data sheet with the programmed values. This part number will be used for additional sample requests and production orders.

Additional information on the CY25701 can be obtained from the Cypress web site at www.cypress.com.

#### Output Frequency, SSCLK Output (SSCLK, pin 3)

The modulated frequency at the SSCLK output is produced by synthesizing the embedded crystal oscillator frequency input. The range of synthesized clock is from 10–166 MHz.

#### Spread Percentage (SSCLK, pin 3)

The SSCLK spread can be programmed to various spread percentage values from  $\pm 0.25\%$  to  $\pm 2.0\%$  for Center Spread and from -0.5% to -4.0% for Down Spread. Refer to *Table 2* for available spread options

#### Frequency Modulation (SSCLK, pin 3)

The frequency modulation is programmed at 31.5 kHz for all SSCLK frequencies from 10 to 166 MHz. Contact the factory if a higher-modulation frequency is required.



## **Absolute Maximum Rating**

| Supply Voltage (VDD) | –0.5V to +7.0V                 |
|----------------------|--------------------------------|
| DC Input Voltage     | 0.5V to V <sub>DD</sub> + 0.5V |

| Storage Temperature (Non-condensing) | $-55^{\circ}\text{C}$ to $+100^{\circ}\text{C}$ |
|--------------------------------------|-------------------------------------------------|
| Junction Temperature                 | $-40^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ |
| Data Retention @ Tj = 125°C          | > 10 years                                      |
| Package Power Dissipation            | 350 mW                                          |

## **Operating Conditions**

| Parameter          | Description                                                                             | Min. | Тур. | Max. | Unit |
|--------------------|-----------------------------------------------------------------------------------------|------|------|------|------|
| $V_{DD}$           | Supply Voltage                                                                          | 3.00 | 3.30 | 3.60 | V    |
| T <sub>A</sub>     | Ambient Temperature                                                                     | -20  | _    | 70   | °C   |
| C <sub>LOAD</sub>  | Max. Load Capacitance @ pin 3                                                           | -    | _    | 15   | pF   |
| F <sub>SSCLK</sub> | CLK SSCLK output frequency, C <sub>LOAD</sub> = 15 pF                                   |      | _    | 166  | MHz  |
| F <sub>MOD</sub>   | Spread Spectrum Modulation Frequency                                                    | 30.0 | 31.5 | 33.0 | kHz  |
| T <sub>PU</sub>    | Power-up time for VDD to reach minimum specified voltage (power ramp must be monotonic) | 0.05 | _    | 500  | ms   |

## **DC Electrical Characteristics**

| Parameter                      | Description                    | Condition                                                                | Min.               | Тур. | Max.        | Unit |
|--------------------------------|--------------------------------|--------------------------------------------------------------------------|--------------------|------|-------------|------|
| I <sub>OH</sub>                | Output High Current (pin 3)    | $V_{OH} = V_{DD} - 0.5$ , $V_{DD} = 3.3V$ (source)                       | 10                 | 12   | _           | mA   |
| I <sub>OL</sub>                | Output Low Current (pin 3)     | $V_{OL} = 0.5, V_{DD} = 3.3V \text{ (sink)}$                             | 10                 | 12   | _           | mA   |
| V <sub>IH</sub>                | Input High Voltage (pin 1)     | CMOS levels, 70% of V <sub>DD</sub>                                      | 0.7V <sub>DD</sub> | _    | $V_{DD}$    | V    |
| V <sub>IL</sub>                | Input Low Voltage (pin 1)      | CMOS levels, 30% of V <sub>DD</sub>                                      | _                  | _    | $0.3V_{DD}$ | V    |
| I <sub>IH</sub>                | Input High Current (pin 1)     | $V_{in} = V_{DD}$                                                        | _                  | _    | 10          | μА   |
| I <sub>IL</sub>                | Input Low Current (pin 1)      | $V_{in} = V_{SS}$                                                        | _                  | _    | 10          | μА   |
| I <sub>OZ</sub>                | Output Leakage Current (pin 3) | Three-state output, OE = 0                                               | -10                | _    | 10          | μА   |
| C <sub>IN</sub> <sup>[1]</sup> | Input Capacitance (pin 1)      | Pin 1, or OE                                                             | _                  | 5    | 7           | pF   |
| I <sub>VDD</sub>               | Supply Current                 | $V_{DD}$ = 3.3V, SSCLK = 10 to 166 MHz,<br>$C_{LOAD}$ = 0, OE = $V_{DD}$ | _                  | _    | 30          | mA   |

## **AC Electrical Characteristics**<sup>[1]</sup>

| Parameter                        | Description                     | Condition                                                                  | Min.       | Тур. | Max.         | Unit |
|----------------------------------|---------------------------------|----------------------------------------------------------------------------|------------|------|--------------|------|
| DC                               | Output Duty Cycle               | SSCLK, Measured at V <sub>DD</sub> /2                                      | 45         | 50   | 55           | %    |
| t <sub>R</sub>                   | Output Rise Time                | 20%–80% of V <sub>DD,</sub> C <sub>L</sub> = 15pF                          |            | _    | 2.7          | ns   |
| t <sub>F</sub>                   | Output Fall Time                | 20%–80% of V <sub>DD,</sub> C <sub>L</sub> = 15pF                          | _          | -    | 2.7          | ns   |
| T <sub>CCJ1</sub> <sup>[2]</sup> | Cycle-to-Cycle Jitter           | SSCLK ≥133 MHz, Measured at V <sub>DD</sub> /2                             | _          | _    | 200          | ps   |
|                                  | SSCLK (Pin 3)                   | 25 MHz $\leq$ SSCLK <133 MHz, Measured at $V_{DD}/2$                       | _          | -    | 400          | ps   |
|                                  |                                 | SSCLK < 25 MHz, Measured at V <sub>DD</sub> /2                             | _          | _    | 1% of 1/SSCK | S    |
| T <sub>OE1</sub>                 | Output Disable Time (pin1 = OE) | Time from falling edge on OE to stopped outputs (Asynchronous)             |            | 150  | 350          | ns   |
| T <sub>OE2</sub>                 | Output Enable Time (pin1 = OE)  | Time from rising edge on OE to outputs at a valid frequency (Asynchronous) | -          | 150  | 350          | ns   |
| T <sub>LOCK</sub>                | PLL Lock Time                   | Time for SSCLK to reach valid frequency                                    | _          | _    | 10           | ms   |
| Δf                               | Aging in Frequency              | T <sub>A</sub> = 25°C, First year                                          | <b>-</b> 5 | _    | 5            | ppm  |

#### Notes:

<sup>1.</sup> Guaranteed by characterization, not 100% tested.

<sup>2.</sup> Jitter is configuration dependent. Actual jitter is dependent on output frequencies, spread percentage, temperature, and output load. For more information, refer to the application note, "Jitter in PLL Based Systems: Causes, Effects, and Solutions" available at http://www.cypress.com/clock/appnotes.html, or contact your local Cypress Field Application Engineer.



## **Application Circuit**



## **Switching Waveforms**

## Duty Cycle Timing (DC = $t_{1A}/t_{1B}$ )



## **Output Rise/Fall Time**



Output Rise time (Tr) =  $(0.6 \times V_{DD})$ /SR1 (or SR3) Output Fall time (Tf) =  $(0.6 \times V_{DD})$ /SR2 (or SR4) Refer to AC Electrical Characteristics table for SR (Slew Rate) values.

## **Output Enable/Disable Timing**





## Informational Graphs [3]



## **Ordering Information**

| Part Number <sup>[4,5]</sup> | Package description                              | Product Flow             |
|------------------------------|--------------------------------------------------|--------------------------|
| CY25701JXCZZZZ               | 4-Lead Plastic JE SMD – Lead-free                | Commercial, –20° to 70°C |
| CY25701JXCZZZZT              | 4-Lead Plastic JE SMD, Tape and Reel – Lead-free | Commercial, –20° to 70°C |
| CY25701FJXC                  | 4-Lead Plastic JE SMD – Lead-free                | Commercial, –20° to 70°C |
| CY25701FJXCT                 | 4-Lead Plastic JE SMD, Tape and Reel – Lead-free | Commercial, –20° to 70°C |

## Notes:

- 3. The "Informational Graphs" are meant to convey the typical performance levels. No performance specifications is implied or guaranteed. Refer to the tables on pages 4 and 5 for device specifications.
- "ZZZZ" denotes the assigned product dash number. This number will be assigned by factory after the output frequency and spread percent programming data is received from the customer.
- 5. "FJXC" suffix is used for products programmed in field by Cypress distributors.



## **Package Drawing and Dimension**

#### 4-Lead JE04A



51-85204-\*\*

All product and company names mentioned in this document are the trademarks of their respective holders.



## **Document History Page**

| Document Title: CY25701 Programmable High-Frequency Crystal Oscillator with Spread Spectrum (SSXO) Document Number: 38-07684 |         |            |                    |                                                                                         |  |  |
|------------------------------------------------------------------------------------------------------------------------------|---------|------------|--------------------|-----------------------------------------------------------------------------------------|--|--|
| REV.                                                                                                                         | ECN NO. | Issue Date | Orig. of<br>Change | Description of Change                                                                   |  |  |
| **                                                                                                                           | 224108  | See ECN    | RGL                | New data sheet                                                                          |  |  |
| *A                                                                                                                           | 258974  | See ECN    | RGL                | Corrected the product suffix (lead-free) in the ordering information table Added note 4 |  |  |
| *B                                                                                                                           | 279379  | See ECN    | RGL                | Added ordering part numbers                                                             |  |  |